Evaluation Kit for 9FGV1002 Programmable PhiClock™ Generator
This is the evaluation board for the 9FGV1002 programmable PhiClockTM generator. It provides a convenient way of configuring and programming the blank parts for the...
The 9FGV1002 is a member of Renesas' PhiClock™ programmable clock generator family. The 9FGV1002 provides four spread-spectrum copies of a single output frequency and two copies of the crystal reference input. Two select pins allow for hardware selection of the desired configuration, or two I²C bits all easy software selection of the desired configuration. The user may configure any one of the four OTP configurations as the default when operating in I²C mode. Four unique I²C addresses are available, allowing easy I²C access to multiple components.
This is the evaluation board for the 9FGV1002 programmable PhiClockTM generator. It provides a convenient way of configuring and programming the blank parts for the...
Schematic symbols, PCB footprints, and 3D CAD models from SamacSys can be found by clicking on products in the Product Options table. If a symbol or model isn't available, it can be requested directly from the website.
Pkg. Type |
Supply Voltage (V) |
Output Impedance |
Xtal Freq (MHz) |
Carrier Type |
Moisture Sensitivity Level (MSL) |
Price (USD) | 1ku |
Buy / Sample |
|
---|---|---|---|---|---|---|---|---|
Part Number | ||||||||
9FGV1002C001NBGI circleActive Samples Available
shopping_cart
Buy Now
|
VFQFPN | 3.3 | 100 | 8 - 50 | Tray | 1 | 3.684 | Get Samples, |
9FGV1002C002NBGI circleActive Samples Available
shopping_cart
Buy Now
|
VFQFPN | 1.8 | 100 | 8 - 50 | Tray | 1 | 3.518 | Get Samples, |
9FGV1002C015NBGI circleActive Samples Available
shopping_cart
Buy Now
|
VFQFPN | 3.3 | 85 | 8 - 50 | Tray | 1 | 3.684 | Get Samples, |
9FGV1002CQ505LTGI circleActive Samples Available |
LGA | 3.3 | 100 | 8 - 50 | Tray | 3 | 3.926 | Get Samples, |
9FGV1002CQ506LTGI circleActive Samples Available |
LGA | 1.8 | 100 | 8 - 50 | Tray | 3 | 3.974 | Get Samples, |
9FGV1002CQ515LTGI circleActive Samples Available
shopping_cart
Buy Now
|
LGA | 3.3 | 85 | 8 - 50 | Tray | 3 | 4.2 | Get Samples, |
VFQFPN | 3.3 | 100 | 8 - 50 | Reel | 1 | |||
VFQFPN | 1.8 | 100 | 8 - 50 | Reel | 1 | |||
VFQFPN | 3.3 | 85 | 8 - 50 | Reel | 1 | |||
LGA | 3.3 | 100 | 8 - 50 | Reel | 3 | |||
LGA | 1.8 | 100 | 50 | Reel | 3 | |||
LGA | 3.3 | 85 | 8 - 50 | Reel | 3 | |||
9FGV1002C001NBG2 fast_forwardPreview Samples Available |
VFQFPN | 3.3 | 100 | 8 - 50 | Tray | 1 | Get Samples, | |
VFQFPN | 3.3 | 100 | 8 - 50 | Reel | 1 | |||
9FGV1002C002NBG2 fast_forwardPreview Samples Available |
VFQFPN | 1.8 | 100 | 8 - 50 | Tray | 1 | Get Samples, | |
VFQFPN | 1.8 | 100 | 8 - 50 | Reel | 1 | |||
9FGV1002C015NBG2 fast_forwardPreview Samples Available |
VFQFPN | 3.3 | 85 | 8 - 50 | Tray | 1 | Get Samples, | |
VFQFPN | 3.3 | 85 | 8 - 50 | Reel | 1 |
Ron Wade, chief PCIe system architect explains the fundamental difference in reference clock jitter budgets between the first three generations of the specification and those of Gen4 and Gen5 which raise new challenges for designers.
Related Resources
|
Solving Common Issues with Respect to PCIe Timing Design on the Modern Server System | Blog Post | Apr 14, 2022 |
|
The Value of Fractional Output Divider PLLs for Infotainment and Dashboard Applications | Blog Post | Feb 7, 2019 |
|
Comparing and Contrasting PCIe and Ethernet Clock Jitter Specifications | Blog Post | May 22, 2018 |
IDT Extends Leadership in Datacenter and Networking Systems with Launch of Its Latest PCI Express Timing Devices | News | Apr 30, 2018 |